Hierarchical Modeling for VLSI Circuit Testing

Hierarchical Modeling for VLSI Circuit Testing
Author :
Publisher : Springer Science & Business Media
Total Pages : 168
Release :
ISBN-10 : 9781461315278
ISBN-13 : 1461315271
Rating : 4/5 (271 Downloads)

Book Synopsis Hierarchical Modeling for VLSI Circuit Testing by : Debashis Bhattacharya

Download or read book Hierarchical Modeling for VLSI Circuit Testing written by Debashis Bhattacharya and published by Springer Science & Business Media. This book was released on 2012-12-06 with total page 168 pages. Available in PDF, EPUB and Kindle. Book excerpt: Test generation is one of the most difficult tasks facing the designer of complex VLSI-based digital systems. Much of this difficulty is attributable to the almost universal use in testing of low, gate-level circuit and fault models that predate integrated circuit technology. It is long been recognized that the testing prob lem can be alleviated by the use of higher-level methods in which multigate modules or cells are the primitive components in test generation; however, the development of such methods has proceeded very slowly. To be acceptable, high-level approaches should be applicable to most types of digital circuits, and should provide fault coverage comparable to that of traditional, low-level methods. The fault coverage problem has, perhaps, been the most intractable, due to continued reliance in the testing industry on the single stuck-line (SSL) fault model, which is tightly bound to the gate level of abstraction. This monograph presents a novel approach to solving the foregoing problem. It is based on the systematic use of multibit vectors rather than single bits to represent logic signals, including fault signals. A circuit is viewed as a collection of high-level components such as adders, multiplexers, and registers, interconnected by n-bit buses. To match this high-level circuit model, we introduce a high-level bus fault that, in effect, replaces a large number of SSL faults and allows them to be tested in parallel. However, by reducing the bus size from n to one, we can obtain the traditional gate-level circuit and models.


Hierarchical Modeling for VLSI Circuit Testing Related Books

Hierarchical Modeling for VLSI Circuit Testing
Language: en
Pages: 168
Authors: Debashis Bhattacharya
Categories: Computers
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Test generation is one of the most difficult tasks facing the designer of complex VLSI-based digital systems. Much of this difficulty is attributable to the alm
Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits
Language: en
Pages: 702
Authors: M. Bushnell
Categories: Technology & Engineering
Type: BOOK - Published: 2006-04-11 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

The modern electronic testing has a forty year history. Test professionals hold some fairly large conferences and numerous workshops, have a journal, and there
Neural Models and Algorithms for Digital Testing
Language: en
Pages: 187
Authors: S.T. Chadradhar
Categories: Computers
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

References . . . . . . . . . . . . . . . . . . . . . . . . . . . . 82 9 QUADRATIC 0-1 PROGRAMMING 8S 9. 1 Energy Minimization 86 9. 2 Notation and Tenninology .
VLSI Design of Neural Networks
Language: en
Pages: 346
Authors: Ulrich Ramacher
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

The early era of neural network hardware design (starting at 1985) was mainly technology driven. Designers used almost exclusively analog signal processing conc
Symbolic Analysis and Reduction of VLSI Circuits
Language: en
Pages: 295
Authors: Zhanhai Qin
Categories: Technology & Engineering
Type: BOOK - Published: 2009-03-13 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Symbolic analysis is an intriguing topic in VLSI designs. The analysis methods are crucial for the applications to the parasitic reduction and analog circuit ev