Digital Timing Macromodeling for VLSI Design Verification

Digital Timing Macromodeling for VLSI Design Verification
Author :
Publisher : Springer Science & Business Media
Total Pages : 276
Release :
ISBN-10 : 9781461523215
ISBN-13 : 1461523214
Rating : 4/5 (214 Downloads)

Book Synopsis Digital Timing Macromodeling for VLSI Design Verification by : Jeong-Taek Kong

Download or read book Digital Timing Macromodeling for VLSI Design Verification written by Jeong-Taek Kong and published by Springer Science & Business Media. This book was released on 2012-12-06 with total page 276 pages. Available in PDF, EPUB and Kindle. Book excerpt: Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques.


Digital Timing Macromodeling for VLSI Design Verification Related Books

Digital Timing Macromodeling for VLSI Design Verification
Language: en
Pages: 296
Authors: Jeong-Taek Kong
Categories: Computers
Type: BOOK - Published: 1995-05-31 - Publisher: Springer

DOWNLOAD EBOOK

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents de
Digital Timing Macromodeling for VLSI Design Verification
Language: en
Pages: 276
Authors: Jeong-Taek Kong
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents de
Fast-timing Macromodeling for VLSI Design Verification
Language: en
Pages: 576
Authors: Jeong-Taek Kong
Categories: Integrated circuits
Type: BOOK - Published: 1994 - Publisher:

DOWNLOAD EBOOK

Switch-Level Timing Simulation of MOS VLSI Circuits
Language: en
Pages: 218
Authors: Vasant B. Rao
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Only two decades ago most electronic circuits were designed with a slide-rule, and the designs were verified using breadboard techniques. Simulation tools were
Accurate Timing Verification for Digital VLSI Designs
Language: en
Pages: 275
Authors: Young Hwan Kim
Categories:
Type: BOOK - Published: 1989 - Publisher:

DOWNLOAD EBOOK