High-Level Verification

High-Level Verification
Author :
Publisher : Springer Science & Business Media
Total Pages : 176
Release :
ISBN-10 : 9781441993595
ISBN-13 : 1441993592
Rating : 4/5 (592 Downloads)

Book Synopsis High-Level Verification by : Sudipta Kundu

Download or read book High-Level Verification written by Sudipta Kundu and published by Springer Science & Business Media. This book was released on 2011-05-18 with total page 176 pages. Available in PDF, EPUB and Kindle. Book excerpt: Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial specification to chip fabrication has become increasingly complex. This growing complexity provides incentive for designers to use high-level languages such as C, SystemC, and SystemVerilog for system-level design. While a major goal of these high-level languages is to enable verification at a higher level of abstraction, allowing early exploration of system-level designs, the focus so far for validation purposes has been on traditional testing techniques such as random testing and scenario-based testing. This book focuses on high-level verification, presenting a design methodology that relies upon advances in synthesis techniques as well as on incremental refinement of the design process. These refinements can be done manually or through elaboration tools. This book discusses verification of specific properties in designs written using high-level languages, as well as checking that the refined implementations are equivalent to their high-level specifications. The novelty of each of these techniques is that they use a combination of formal techniques to do scalable verification of system designs completely automatically. The verification techniques presented in this book include methods for verifying properties of high-level designs and methods for verifying that the translation from high-level design to a low-level Register Transfer Language (RTL) design preserves semantics. Used together, these techniques guarantee that properties verified in the high-level design are preserved through the translation to low-level RTL.


High-Level Verification Related Books

High-Level Verification
Language: en
Pages: 176
Authors: Sudipta Kundu
Categories: Technology & Engineering
Type: BOOK - Published: 2011-05-18 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial specification to chip fabrication has become increasingly com
Verification Techniques for System-Level Design
Language: en
Pages: 251
Authors: Masahiro Fujita
Categories: Computers
Type: BOOK - Published: 2010-07-27 - Publisher: Morgan Kaufmann

DOWNLOAD EBOOK

This book will explain how to verify SoC (Systems on Chip) logic designs using "formal and "semiformal verification techniques. The critical issue to be address
ASIC/SoC Functional Design Verification
Language: en
Pages: 346
Authors: Ashok B. Mehta
Categories: Technology & Engineering
Type: BOOK - Published: 2017-06-28 - Publisher: Springer

DOWNLOAD EBOOK

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environm
High-level Synthesis
Language: en
Pages: 334
Authors: Michael Fingeroff
Categories: Computers
Type: BOOK - Published: 2010 - Publisher: Xlibris Corporation

DOWNLOAD EBOOK

Are you an RTL or system designer that is currently using, moving, or planning to move to an HLS design environment? Finally, a comprehensive guide for designin
Applied Formal Verification
Language: en
Pages: 259
Authors: Douglas L. Perry
Categories: Technology & Engineering
Type: BOOK - Published: 2005-05-10 - Publisher: McGraw Hill Professional

DOWNLOAD EBOOK

Formal verification is a powerful new digital design method. In this cutting-edge tutorial, two of the field's best known authors team up to show designers how